# Edge Detection in Verilog

Thomas Kelly, Hamed Rastaghi, Xiteng Yao, Shining Yang

### **Table of Contents**

- Review of project
- Detailed breakdown
- Understanding module by module
- Examples of processed images
- Successes
- Shortcomings/What's Left

### Goals

- Perform edge detection in Verilog
- Send an image through the UART port byte-by-byte
- The image is processed in a streamlined fashioned
- The image is not rebuilt until the final output
- Save on memory and speed compared to alternative implementations



### Specification of the Edge Detector

#### Performance Requirement

- Sobel edge detector module shall process 1 byte per cycle
- UART modules shall send/receive 1 bit per 10 cycle, can be shorter if HW allows

#### Image Size

- Variable sized image accepted
- Image size up to 1000 X 1000, can be increased if HW allow

#### Image Type

- Need to be able to accept RGB images
- Possibly support continuous processing of images

#### Tradeoff

The higher the resolution, the more memory will be used, and more processing time will be needed



### **UART Basics - Xiteng**

- Universal Asynchronous Receiver / Transmitter
- A serial connection between two devices to transfer data
- TX for transmitting, RX for receiving
- Work together with preset baud rates and frequencies



# **UART In Our Project - Xiteng**



### UART on the PC side - Xiteng

- We wrote several Python scripts to read the images from a folder, and send it to the UART port one by one
- Each file is processed independently
- The images can be processed as grayscale or RGB
- Also includes necessary metadata for the Sobel algorithm to use
- Enables frame by frame processing for videos

#### UART on the FPGA side

#### Receiver (Tom)

- Idle state: waiting for the logic-low start bit
- Sampling state: sample each of the bits in the middle
- Cleanup state: once the logic-high end bit is received, prepare for transmission of next byte
- Clock frequency is much higher than the baud rate, and their relationship is key

#### Transmitter (Xiteng)

- 5-State state machine
- Detects when one byte of data is processed
- Send it to the PC when data available
- Speed is limited because only one bit can be transmitted at a time
- Already tested on simulation and lab FPGAs

### Parser (Tom)

- For a variable height and width, Sobel must learn these values before performing any processing
- The RGB2Gray module must receive all 3 values simultaneously, even though they are transmitted sequentially through UART



# Algorithm(Hamed)

- RGB2gray module is streamlined
- There is a Rom Block between RGB2gray and Sobel



### Rom Block(Hamed)



## Sobel(Hamed)

$$\mathbf{G}_x = egin{bmatrix} +1 & 0 & -1 \ +2 & 0 & -2 \ +1 & 0 & -1 \end{bmatrix} * \mathbf{A} \quad ext{and} \quad \mathbf{G}_y = egin{bmatrix} +1 & +2 & +1 \ 0 & 0 & 0 \ -1 & -2 & -1 \end{bmatrix} * \mathbf{A} \ \mathbf{G} = \sqrt{\mathbf{G}_x^{\ 2} + \mathbf{G}_y^{\ 2}}$$

Here **A** is the source image.(a text file with all pixel values in it)

**Gx**: Horizontal derivative approximations

**Gy**: Vertical derivative approximations

G: Processed image

# Sobel(Hamed)

```
always @(posedge clk) begin
   if(!rstn) begin
       W_counter <=0;
       H_counter <= 0;
       ready <= 0;
       final <= 0;
   else begin
       if(start & !ready) begin
           data_out <= Gx + Gy;</pre>
           if(W counter != W-1-2) begin
               W_counter <= W_counter + 1;
           else begin
               W_counter <= 0;
               H_counter <= H_counter + 1;
           if(W_{counter} == W-1-2) && H_counter == H-1-2) begin
               ready <= 1;
always @(posedge clk) begin
   Gx <= -data0 + data6
            -2*data1 + 2*data7 +
            -data2 + data8
   Gy \le -data0 - 2*data3 - data6
            data2 + 2*data5 + data8 ;
endmodule
```

### Memory-VGA-Screen

- We firstly store the pixel stream in a memory block, then output the pixel values to VGA.v
  - Buffering and Synchronization
  - Data Manipulation
  - Error Handling and Test



### Memory-VGA-Screen

- Stream-to-memory module
  - Input wire [x:0] address, x depends on size of the image
  - (We assign the address values in the top module)
  - Input [3:0] data\_in : This is the stream of pixels
  - Output [3:0] data\_out [y:z], y,z depend on the size of the image

#### VGA module

- Input [3:0] data\_in [y:z]
- output reg [3:0] red
- output reg [3:0] green
- output reg [3:0] blue
- o output reg hsync, vsync

## VGA Module(For 640\*480 Resolution)

- HSYNC VSYNC: signals used for synchronizing the display of image data on a monitor.
- HSYNC Functioning: When a line of pixels (a row) is finished being displayed, the HSYNC signal tells the display to move the beam back to the left side of the screen to start displaying the next line.
- To let the image shown on screen is grayscale, we need to assign the grayscale pixel value (0-255) to all Red, Green and Blue ports.

#### **VGA Module**

assign HSYNC = (h\_counter < (active\_h\_pixels +
front\_porch\_h\_pixels)) || (h\_counter >= (active\_h\_pixels
+ front\_porch\_h\_pixels + sync\_pulse\_h\_pixels));

assign VSYNC = (v\_counter < (active\_v\_lines +
front\_porch\_v\_lines)) || (v\_counter >= (active\_v\_lines +
front\_porch\_v\_lines + sync\_pulse\_v\_lines));

For different resolution, we need to make a adjustment

#### Horizontal timing (line)

Polarity of horizontal sync pulse is negative.

| Scanline part | Pixels | Time [µs]        |
|---------------|--------|------------------|
| Visible area  | 640    | 25.422045680238  |
| Front porch   | 16     | 0.63555114200596 |
| Sync pulse    | 96     | 3.8133068520357  |
| Back porch    | 48     | 1.9066534260179  |
| Whole line    | 800    | 31.777557100298  |

#### Vertical timing (frame)

Polarity of vertical sync pulse is negative.

| Frame part   | Lines | Time [ms]         |
|--------------|-------|-------------------|
| Visible area | 480   | 15.253227408143   |
| Front porch  | 10    | 0.31777557100298  |
| Sync pulse   | 2     | 0.063555114200596 |
| Back porch   | 33    | 1.0486593843098   |
| Whole frame  | 525   | 16.683217477656   |

### Constraints

set\_property -dict { PACKAGE PIN B11

set\_property -dict { PACKAGE\_PIN B12

```
set_property -dict { PACKAGE_PIN E3
                                      IOSTANDARD LVCMOS33 } [get_ports { clock }]; #IO_L12P_T1_MRCC_35 Sch=c1k100mhz
create clock -add -name sys clk pin -period 10.00 -waveform {0 5} [get ports {clock}];
set_property -dict { PACKAGE PIN A3
                                       IOSTANDARD LVCMOS33 } [get_ports { red[0] }]; #10 L8N T1 AD14N 35 Sch=vga r[0]
                                       IOSTANDARD LVCMOS33 } [get_ports { red[1] }]; #IO L7N T1 AD6N 35 Sch=vga r[1]
set_property -dict { PACKAGE_PIN B4
set_property -dict { PACKAGE PIN C5
                                       IOSTANDARD LVCMOS33 } [get_ports { red[2] }]; #IO_L1N_TO_AD4N_35 Sch=vga_r[2]
set_property -dict { PACKAGE PIN A4
                                       IOSTANDARD LVCMOS33 } [get ports { red[3] }]: #10 L8P T1 AD14P 35 Sch=vga r[3]
set_property -dict { PACKAGE_PIN C6
                                       IOSTANDARD LVCMOS33 } [get_ports { green[0] }]; #IO_L1P_TO_AD4P_35 Sch=vga_g[0]
                                       IOSTANDARD LVCMOS33 } [get_ports { green[1] }]; #IO L3N TO DQS AD5N 35 Sch=vga g[1]
set_property -dict { PACKAGE_PIN A5
set_property -dict { PACKAGE PIN B6
                                       IOSTANDARD LVCMOS33 } [get_ports { green[2] }]; #IO L2N TO AD12N 35 Sch=vga g[2]
set_property -dict { PACKAGE_PIN A6
                                       IOSTANDARD LVCMOS33 } [get_ports { green[3] }]; #IO_L3P_TO_DQS_AD5P_35 Sch=vga_g[3]
                                       IOSTANDARD LVCMOS33 } [get_ports { blue[0] }]; #IO_L2P_TO_AD12P_35 Sch=vga_b[0]
set_property -dict { PACKAGE PIN B7
                                       IOSTANDARD LVCMOS33 } [get ports { blue[1] }]: #IO L4N TO 35 Sch=vga b[1]
set property -dict { PACKAGE PIN C7
set_property -dict { PACKAGE PIN D7
                                       IOSTANDARD LVCMOS33 } [get_ports { blue[2] }]; #IO L6N TO VREF 35 Sch=vga b[2]
set_property -dict { PACKAGE PIN D8
                                       IOSTANDARD LVCMOS33 } [get_ports { blue[3] }]: #IO L4P TO 35 Sch=vga b[3]
```

IOSTANDARD LVCMOS33 }

[get\_ports { hsync }]; #IO L4P TO 15 Sch=vga hs

IOSTANDARD LVCMOS33 } [get\_ports { vsync }]; #IO L3N TO DQS AD1N 15 Sch=vga vs

### **VGA Simulation Result**



### **VGA Simulation Result**



### **VGA Simulation Result**





DetectoVision

Edge Detectors







DetectoVision



Edge Detectors



#### Successes

### Running the entire pipeline without using the FPGA

- Constructed two simulations of the entire pipeline using Vivado
- The simulations can emulate the UART communication between PC and FPGA
- The simulation takes an image as input and outputs the processed image back to the PC using UART
- The images above were obtained this way

### Shortcomings/What's Left

- The current version of Sobel stores the image, we are working to not have to rebuild the image until the final output
- The threshold of the sobel filter still needs adjustment
- We will add a switch to the algorithm so that the user can adjust the sensitivity
  of the algorithm(threshold) by changing the switch on the FPGA
- There is still a possibility for video
- We have not yet actually implemented this on an FPGA (sprinklers)

#### References

https://www.youtube.com/watch?v=sTHckUyxwp8

https://www.secureideas.com/blog/hardware-hacking-finding-uart-pinouts-on-pcbs

https://www.digi.com/resources/documentation/Digidocs/90001541/reference/r\_serial\_data.htm?TocPath=Serial%20communication|\_\_\_\_2

https://www.chipverify.com/verilog/verilog-file-io-operations

https://www.edaboard.com/threads/writing-values-of-a-variable-to-a-file-using-veril og-hdl.209993/